Mostrar registro simples

dc.contributor.authorReis, Andre Inaciopt_BR
dc.contributor.authorReis, Ricardo Augusto da Luzpt_BR
dc.contributor.authorAuvergne, Danielpt_BR
dc.contributor.authorRobert, Michelpt_BR
dc.date.accessioned2023-03-22T03:23:28Zpt_BR
dc.date.issued1998pt_BR
dc.identifier.issn0103-4308pt_BR
dc.identifier.urihttp://hdl.handle.net/10183/256092pt_BR
dc.description.abstractThis paper presents an efficient method for mapping a set of Boolean equations onto a set of Static CMOS Complex Gates (SCCGs) under a constraint in the number of serial transistors. This Library Free Technology Mapping (LFTM) approach uses a virtuallibrary of SCCGs available through a layout generator, instead of using a limited set of pre characterized cells. Our goal is to use a virtuallibrary of SCCGs to perform the mapping at the transistor leveI, in order to fit the topological constraints imposed by the CMOS technology. Limitations of previously proposed techniques to perform Library Free Technology Mapping are discussed. The proposed method, based on an one-to-one association of CMOS transistors with Binary Decision Diagram ares, is not dependent on the initial ordering of Boolean equations. Experimental results comparing this technique to previously published ones indicate that it generates good-quality solutions.en
dc.format.mimetypeapplication/pdfpt_BR
dc.language.isoengpt_BR
dc.relation.ispartofRevista de Informatica Teorica e Aplicada. Porto Alegre. v. 5, n. 2 (dez. 1998), p. 65-76pt_BR
dc.rightsOpen Accessen
dc.subjectTechnology Mappingen
dc.subjectMicroeletrônicapt_BR
dc.subjectComplex gatesen
dc.subjectBDDsen
dc.subjectautomatic synthesisen
dc.subjectcell Iibrariesen
dc.titleLibrary Free Technology Mappingpt_BR
dc.typeArtigo de periódicopt_BR
dc.identifier.nrb000101868pt_BR
dc.type.originNacionalpt_BR


Thumbnail
   

Este item está licenciado na Creative Commons License

Mostrar registro simples